riscv / riscv-debug-spec

Working Draft of the RISC-V Debug Specification Standard

Home Page:https://jira.riscv.org/browse/RVG-94

Geek Repo:Geek Repo

Github PK Tool:Github PK Tool

RISC-V Debug Specification

You may be looking for one of the following pre-built PDFs:

Build Instructions

sudo apt-get install git make python3 python3-sympy graphviz texlive-full
make

There are two other interesting make targets:

  1. make debug_defines creates a C header and implementation files containing constants for addresses and fields of all the registers and abstract commands, as well as function and structures used to decode register values. An implementation of such decoder can be seen in debug_reg_printer.c/h.
  2. make chisel creates scala files for DM registers and abstract commands with the same information.

Contributing

There are various ways to contribute to this spec. You can use a combination of them to get your idea across. Please note that pull requests will only be reviewed/accepted from RISC-V Foundation members.

  1. Make a PR. This is the best way to deal with minor typos and edits.
  2. File an issue with something that you want to know or see.
  3. Discuss higher-level questions or ideas on the riscv-debug-group mailing list: https://lists.riscv.org/g/tech-debug

For More Information

Additional information can be found at https://github.com/riscv/debug-taskgroup

About

Working Draft of the RISC-V Debug Specification Standard

https://jira.riscv.org/browse/RVG-94

License:Other


Languages

Language:Python 85.2%Language:C 8.9%Language:Makefile 5.9%