pbing / riscv-dbg

RISC-V Debug Support for our PULP Cores

Geek Repo:Geek Repo

Github PK Tool:Github PK Tool

RISC-V Debug Support for PULP Cores

This module is an implementation of a debug unit compliant with the RISC-V debug specification v0.13.1. It is used in the Ariane and RI5CY cores.

Implementation

We use an execution-based technique, also described in the specification, where the core is running in a "park loop". Depending on the request made to the debug unit via JTAG over the Debug Transport Module (DTM), the code that is being executed is changed dynamically. This approach simplifies the implementation side of the core, but means that the core is in fact always busy looping while debugging.

Features

The following features are currently supported

  • Parametrizable buswidth for XLEN=32 XLEN=64 cores
  • Accessing registers over abstract command
  • Program buffer
  • System bus access (only XLEN)
  • DTM with JTAG interface

These are not implemented (yet)

  • Trigger module
  • Quick access using abstract commands
  • Accessing memory using abstract commands
  • Authentication

Tests

We use OpenOCD's RISC-V compliance tests, our custom testbench in PULPissimo and riscv-tests/debug.

About

RISC-V Debug Support for our PULP Cores

License:Other


Languages

Language:SystemVerilog 61.5%Language:C 33.8%Language:Python 2.2%Language:Assembly 2.1%Language:Makefile 0.4%