Tianrui Wei (tianrui-wei)

tianrui-wei

Geek Repo

Company:@ucb-bar

Location:Berkeley, California

Home Page:https://people.eecs.berkeley.edu/~tianruiwei/

Twitter:@tianruiwei

Github PK Tool:Github PK Tool


Organizations
amadeus-mips
ucb-bar

Tianrui Wei's repositories

cva6

The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux

Language:C++License:NOASSERTIONStargazers:1Issues:0Issues:0

openpiton

The OpenPiton Platform

Language:AssemblyStargazers:1Issues:0Issues:0

ariane-sdk

Ariane SDK containing RISC-V tools and Buildroot

Language:MakefileStargazers:0Issues:0Issues:0
Language:VHDLLicense:NOASSERTIONStargazers:0Issues:0Issues:0

chipyard

An Agile RISC-V SoC Design Framework with in-order cores, out-of-order cores, accelerators, and more

Language:CLicense:BSD-3-ClauseStargazers:0Issues:0Issues:0

cocotb

cocotb, a coroutine based cosimulation library for writing VHDL and Verilog testbenches in Python

Language:PythonLicense:BSD-3-ClauseStargazers:0Issues:0Issues:0

bitwise

Terminal based bit manipulator in ncurses

Language:CLicense:GPL-3.0Stargazers:0Issues:0Issues:0
Language:ScalaLicense:BSD-3-ClauseStargazers:0Issues:2Issues:0

chisel3

Chisel 3: A Modern Hardware Design Language

Language:ScalaLicense:Apache-2.0Stargazers:0Issues:0Issues:0

cocotb-test

Unit testing for cocotb

Language:PythonLicense:BSD-2-ClauseStargazers:0Issues:0Issues:0

corescore

CoreScore

Language:VerilogLicense:Apache-2.0Stargazers:0Issues:0Issues:0

cpython

The Python programming language

Language:PythonLicense:NOASSERTIONStargazers:0Issues:0Issues:0

dma_ip_drivers

Xilinx QDMA IP Drivers

Language:CStargazers:0Issues:0Issues:0

FireMarshal

Software workload management tool for RISC-V based SoC research. This is the default workload management tool for Chipyard and FireSim.

Language:PythonLicense:NOASSERTIONStargazers:0Issues:0Issues:0

firesim

FireSim: Easy-to-use, Scalable, FPGA-accelerated Cycle-accurate Hardware Simulation in the Cloud

Language:ScalaLicense:NOASSERTIONStargazers:0Issues:0Issues:0

FLORA

A partial reconfiguration floorplanner for Xilinx FPGAs.

Language:C++Stargazers:0Issues:0Issues:0

junest

The lightweight Arch Linux based distro that runs, without root privileges, upon any Linux distro

Language:ShellLicense:GPL-3.0Stargazers:0Issues:0Issues:0

linux

Linux kernel source tree

Language:CLicense:NOASSERTIONStargazers:0Issues:0Issues:0

microwatt

A tiny Open POWER ISA softcore written in VHDL 2008

Language:VerilogLicense:NOASSERTIONStargazers:0Issues:0Issues:0

OmnixtendEndpoint

Hardware implementation of an OmniXtend Memory Endpoint/Lowest Point of Coherence.

Language:BluespecLicense:Apache-2.0Stargazers:0Issues:0Issues:0

riscv-boom

SonicBOOM: The Berkeley Out-of-Order Machine

Language:ScalaLicense:BSD-3-ClauseStargazers:0Issues:0Issues:0

riscv-isa-sim

Spike, a RISC-V ISA Simulator

Language:CLicense:NOASSERTIONStargazers:0Issues:0Issues:0

rocket-chip

Rocket Chip Generator

Language:ScalaLicense:NOASSERTIONStargazers:0Issues:0Issues:0

rocket-chip-blocks

RTL blocks compatible with the Rocket Chip Generator

Language:ScalaLicense:Apache-2.0Stargazers:0Issues:0Issues:0

staged-recipes

A place to submit conda recipes before they become fully fledged conda-forge feedstocks

Language:PythonLicense:BSD-3-ClauseStargazers:0Issues:0Issues:0
Language:ScalaLicense:BSD-3-ClauseStargazers:0Issues:0Issues:0
Language:VerilogStargazers:0Issues:1Issues:0

verilog-ext

Verilog Extensions for Emacs

Language:Emacs LispLicense:GPL-3.0Stargazers:0Issues:0Issues:0

VossII

The source code to the Voss II Hardware Verification Suite

Language:VerilogLicense:Apache-2.0Stargazers:0Issues:0Issues:0

yosys

Yosys Open SYnthesis Suite

Language:C++License:ISCStargazers:0Issues:0Issues:0