Changsong Li's repositories
Reed_Solomon_Algorithm
Reed Solomon encode and decode algorithm research.
AMBA_AXI_AHB_APB
AMBA bus lecture material
ARM9-compatible-soft-CPU-core
This ARMv4-compatible CPU core is written in synthesiable verilog.It could launch uCLinux and Linux in MODELSIM. It has high Dhrystone benchmark value: 1.2 DMIPS/MHz. It could be utilized in your FPGA design as one submodule, if you master the interface of this .v file. This IP core is very compact. It is one .v file and has only less 1800 lines.
ARM9TDMI
A softcore processor with ARM9TDMI architecture
axi-bfm
git clone of http://code.google.com/p/axi-bfm/
CRC
Some knowledge about CRC.
bypass
Bypass domain, CIDR list. Block domain list.
Hoge_CIC_Filter
Implement of CIC Filter base on Hogenauer's Paper.
ibex
Ibex is a small 32 bit RISC-V CPU core, previously known as zero-riscy.
marss-riscv
Micro-ARchitectural Full System Simulator for RISC-V
NyuziProcessor
GPGPU microprocessor architecture
OpenIP
Open source IP collection
opentitan
OpenTitan: Open source silicon root of trust
picorv32
PicoRV32 - A Size-Optimized RISC-V CPU
poena
Config files for my GitHub profile.
riscv-boom
SonicBOOM: The Berkeley Out-of-Order Machine
riscv-list
list famous riscv resource and project
uvm_axi
uvm AXI BFM(bus functional model)