Mustafa Tosun (muscoder)

muscoder

Geek Repo

Company:Ozyegin University

Location:Istanbul/TURKEY

Home Page:http://www.mustafatosun.com

Github PK Tool:Github PK Tool

Mustafa Tosun's starred repositories

eth10g

10Gb Ethernet Switch

Language:CLicense:GPL-3.0Stargazers:144Issues:0Issues:0

tcpIpPg

10GbE XGMII TCP/IPv4 packet generator for Verilog

Language:C++License:GPL-3.0Stargazers:12Issues:0Issues:0

vproc

Virtual processor co-simulation element for Verilog, VHDL and SystemVerilog environments

Language:CLicense:GPL-3.0Stargazers:40Issues:0Issues:0

UberDDR3

Opensource DDR3 Controller

Language:VerilogLicense:GPL-3.0Stargazers:164Issues:0Issues:0

rggen

Code generation tool for control and status registers

Language:RubyLicense:MITStargazers:314Issues:0Issues:0
Language:SystemVerilogStargazers:22Issues:0Issues:0

CFU-Playground

Want a faster ML processor? Do it yourself! -- A framework for playing with custom opcodes to accelerate TensorFlow Lite for Microcontrollers (TFLM). . . . . . Online tutorial: https://google.github.io/CFU-Playground/ For reference docs, see the link below.

Language:VerilogLicense:Apache-2.0Stargazers:455Issues:0Issues:0

hero

Heterogeneous Research Platform (HERO) for exploration of heterogeneous computers consisting of programmable many-core accelerators and an application-class host CPU, including full-stack software and hardware.

Language:SystemVerilogLicense:NOASSERTIONStargazers:92Issues:0Issues:0

GFPGAN

GFPGAN aims at developing Practical Algorithms for Real-world Face Restoration.

Language:PythonLicense:NOASSERTIONStargazers:35378Issues:0Issues:0

dvb_fpga

RTL implementation of components for DVB-S2

Language:VHDLLicense:NOASSERTIONStargazers:105Issues:0Issues:0

open-source-fpga-resource

A list of resources related to the open-source FPGA projects

Stargazers:372Issues:0Issues:0

taskflow

A General-purpose Task-parallel Programming System using Modern C++

Language:C++License:NOASSERTIONStargazers:9964Issues:0Issues:0

avsdpll_1v8

8x PLL Clock Multiplier IP with an input frequency range of 5Mhz to 12.5Mhz and output frequency range of 40Mhz to 100Mhz, giving a 8x multiplied clock at ~50% duty cycle on tt corner at room temperature.

License:GPL-2.0Stargazers:108Issues:0Issues:0

vsdflow

VSDFLOW is an automated solution to programmers, hobbyists and small scale semiconductor technology entrepreneurs who can craft their ideas in RTL language, and convert the design to hardware using VSD (RTL-to-GDS) FLOW. VSDFLOW is completely build using OPHW tools, where the user gives input RTL in verilog. From here on the VSDFLOW takes control, RTL is synthesized (using Yosys). The synthesized netlist is given to PNR tool (Qflow) and finally Sign-off is done with STA tool (using Opentimer). The output of the flow is GDSII layout and performance & area metrics of your design. VSDFLOW also provide hooks at all stages for users working at different levels of design flow. It is tested for 30k instance count design like ARM Cortex-M0, and can be further tested for multi-million instance count using hierarchical or glue logic.

Language:VerilogLicense:Apache-2.0Stargazers:148Issues:0Issues:0

Openlane-Sky130-workshop

Advanced Physical Design workshop using OpenLANE/Sky130

Stargazers:8Issues:0Issues:0

Halide-elements

Elemental code snippets written in Halide language.

Language:C++License:MITStargazers:87Issues:0Issues:0

rfsoc_qpsk

PYNQ example of using the RFSoC as a QPSK transceiver.

Language:VHDLLicense:BSD-3-ClauseStargazers:88Issues:0Issues:0

DtCraft

A High-performance Cluster Computing Engine

Language:C++License:MITStargazers:143Issues:0Issues:0