Michael Schaffner (msfschaffner)

msfschaffner

Geek Repo

Company:Google

Location:USA

Github PK Tool:Github PK Tool

Michael Schaffner's repositories

ariane

Ariane is a 6-stage RISC-V CPU

Language:SystemVerilogLicense:NOASSERTIONStargazers:1Issues:0Issues:0

edalize

An abstraction library for interfacing EDA tools

Language:PythonLicense:BSD-2-ClauseStargazers:1Issues:1Issues:0

fusesoc

Package manager and build abstraction tool for FPGA/ASIC development

Language:PythonLicense:GPL-3.0Stargazers:1Issues:1Issues:0

ibex

Ibex is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, previously known as zero-riscy.

Language:SystemVerilogLicense:Apache-2.0Stargazers:1Issues:1Issues:0

openpiton

The OpenPiton Platform

Language:AssemblyStargazers:1Issues:2Issues:0

opentitan

OpenTitan: Open source silicon root of trust

Language:SystemVerilogLicense:Apache-2.0Stargazers:1Issues:1Issues:1

style-guides

lowRISC Style Guides

License:CC-BY-4.0Stargazers:1Issues:1Issues:0

ariane-sdk

Ariane SDK containing RISC-V tools and Buildroot

Language:MakefileStargazers:0Issues:1Issues:0

axi

AXI4 and AXI4-Lite interface definitions and testbench utilities

Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:1Issues:0

axi_node

AXI X-Bar

Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:0Issues:0

axi_riscv_atomics

AXI Adapter(s) for RISC-V Atomic Operations

Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:1Issues:0
Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:0Issues:0

common_cells

Common SV components

Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:0Issues:0

CPM_PF-1

Coarse to fine Patch Match + Permeability Filter

Language:C++Stargazers:0Issues:1Issues:0

fpga-support

IP Blocks to Support Design, Prototyping, and Verification of PULP on FPGAs

Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:1Issues:0

fpnew

[UNRELEASED] Parametric floating-point unit with support for standard RISC-V formats and operations as well as transprecision formats.

Language:VHDLLicense:NOASSERTIONStargazers:0Issues:1Issues:0

pycryptodome

A self-contained cryptographic library for Python

License:NOASSERTIONStargazers:0Issues:0Issues:0
Language:AssemblyLicense:BSD-3-ClauseStargazers:0Issues:1Issues:0

riscv-compliance

TEMPORARY FORK of the riscv-compliance repository

Language:CLicense:BSD-3-ClauseStargazers:0Issues:1Issues:0

riscv-cores-list

RISC-V Cores, SoC platforms and SoCs

Stargazers:0Issues:1Issues:0

riscv-dbg

RISC-V Debug Support for our PULP Cores

Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:1Issues:0

riscv-dv

Random instruction generator for RISC-V processor verification

Language:PythonLicense:Apache-2.0Stargazers:0Issues:1Issues:0

riscv-fesvr

RISC-V Frontend Server

Language:CLicense:NOASSERTIONStargazers:0Issues:1Issues:0

riscv-openocd

Fork of OpenOCD that has RISC-V support

Language:CLicense:GPL-2.0Stargazers:0Issues:1Issues:0

riscv-pk

RISC-V Proxy Kernel

Language:CLicense:NOASSERTIONStargazers:0Issues:1Issues:0

rv_plic

Implementation of a RISC-V-compatible Platform Interrupt Controller (PLIC)

Language:SystemVerilogLicense:Apache-2.0Stargazers:0Issues:1Issues:0

sat-solver

SAT solver for use in Enstaller, based on the MiniSat implementation

Language:PythonLicense:NOASSERTIONStargazers:0Issues:1Issues:0

uvm-components

Contains commonly used UVM components (agents, environments and tests).

Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:1Issues:0

verilator

Verilator open-source SystemVerilog simulator and lint system

Language:C++License:LGPL-3.0Stargazers:0Issues:1Issues:0

vitetris

Classic multiplayer tetris for the terminal

Language:CLicense:BSD-2-ClauseStargazers:0Issues:0Issues:0