John Nestor's repositories
SV_Examples
SystemVerilog examples - common building blocks
PlacementApp
Animation of VLSI Placement/Floorplanning using Simulated Annealing or Iterative Improvement
systolic_pq
A SystemVerilog implementation of Lieserson's Systolic Priority Queue
ece414-examples
RP2040 Sample Code for ECE 414 at Lafayette College
MazeRouterApp
Visualization of VLSI Maze Routing Algorithms (Lee, Hadlock, A*)
delete.me2
test, check if we can push etc
flowreg-dally
Register with ready-valid flow control based on Dally & Harting Example 22.1
L4_PCI_32x32
L4 Maze Routing Accelerator
led_matrix_controller
FPGA Hardware to control the AdaFruit 16x32 LED Matrix.
mips_L_multi
This is a modified version of the Single-Cycle MIPS processor design from Digital Design and Computer Architecture" (2nd ed.) by David M. Harris and Sarah L. Harris (Morgan-Kaufmann, 2013).
mips_L_single
Extended MIPS single-cycle pedagogical design from Harris & Harris "Digital Design and Computer Architecture"
otieno_research
Summer Design Projects with Maurice Otieno
SteinerApp
Visualization of rectilinear Steiner and Minimum Spanning Trees
TSP_Simulator
Tiled Spatial Processing Simulator
valid_ready
SystemVerilog implementation of Valid-Ready Interface