John Nestor (jnestor)

jnestor

User data from Github https://github.com/jnestor

Company:Lafayette College

Location:Easton, Pennsylvania USA

GitHub:@jnestor

John Nestor's repositories

CADApps

VLSI CAD Algorithm Visualizations implemented as Java Applications

SV_Examples

SystemVerilog examples - common building blocks

Language:SystemVerilogStargazers:10Issues:4Issues:0

PlacementApp

Animation of VLSI Placement/Floorplanning using Simulated Annealing or Iterative Improvement

Language:JavaStargazers:7Issues:1Issues:0

hw_pq

A family of hardware priority queue implementations

Language:SystemVerilogStargazers:5Issues:0Issues:0

systolic_pq

A SystemVerilog implementation of Lieserson's Systolic Priority Queue

Language:SystemVerilogStargazers:3Issues:3Issues:0

ece414-examples

RP2040 Sample Code for ECE 414 at Lafayette College

Language:CStargazers:2Issues:1Issues:0

MazeRouterApp

Visualization of VLSI Maze Routing Algorithms (Lee, Hadlock, A*)

Language:JavaStargazers:1Issues:1Issues:0
Language:VerilogStargazers:0Issues:0Issues:0

delete.me2

test, check if we can push etc

Stargazers:0Issues:2Issues:0

flowreg-dally

Register with ready-valid flow control based on Dally & Harting Example 22.1

Language:SystemVerilogStargazers:0Issues:2Issues:0

L4_PCI_32x32

L4 Maze Routing Accelerator

Language:VerilogStargazers:0Issues:2Issues:0

led_matrix_controller

FPGA Hardware to control the AdaFruit 16x32 LED Matrix.

Language:TclStargazers:0Issues:1Issues:0

life_core

Hardware Core for Conway's Game of Life

Language:SystemVerilogStargazers:0Issues:2Issues:0

mips_L_multi

This is a modified version of the Single-Cycle MIPS processor design from Digital Design and Computer Architecture" (2nd ed.) by David M. Harris and Sarah L. Harris (Morgan-Kaufmann, 2013).

Language:SystemVerilogStargazers:0Issues:1Issues:0
Language:SystemVerilogStargazers:0Issues:1Issues:0

mips_L_single

Extended MIPS single-cycle pedagogical design from Harris & Harris "Digital Design and Computer Architecture"

Language:SystemVerilogStargazers:0Issues:1Issues:0
Language:JavaStargazers:0Issues:2Issues:0

otieno_research

Summer Design Projects with Maurice Otieno

Language:SystemVerilogStargazers:0Issues:1Issues:0

sr_pq

Shift Register Hardware Priority Queue

Language:SystemVerilogStargazers:0Issues:2Issues:0

SteinerApp

Visualization of rectilinear Steiner and Minimum Spanning Trees

Language:JavaStargazers:0Issues:2Issues:0

sw_pq

Various software implmeentations of priority queues, including a Java implementation of the heap-based priority queue described in Ch. 5 of Cormen, Leiseson, Rivest & Stein

Language:JavaStargazers:0Issues:3Issues:0

TSP_Simulator

Tiled Spatial Processing Simulator

Language:JavaStargazers:0Issues:0Issues:0

valid_ready

SystemVerilog implementation of Valid-Ready Interface

Language:SystemVerilogStargazers:0Issues:2Issues:0