zjzkff's repositories

CNN-ACCELERATOR

Hardware accelerator for convolutional neural networks

Language:VerilogLicense:GPL-3.0Stargazers:1Issues:0Issues:0

Verilog-Generator-of-Neural-Net-Digit-Detector-for-FPGA

Verilog Generator of Neural Net Digit Detector for FPGA

Language:VerilogLicense:Apache-2.0Stargazers:1Issues:0Issues:0

BARVINN

BARVINN: A Barrel RISC-V Neural Network Accelerator: https://barvinn.readthedocs.io/en/latest/

Language:TclLicense:MITStargazers:0Issues:0Issues:0

bigpulp

⛔ DEPRECATED ⛔ RISC-V manycore accelerator for HERO, bigPULP hardware platform

Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:0Issues:0

chipyard

An Agile RISC-V SoC Design Framework with in-order cores, out-of-order cores, accelerators, and more

Language:CLicense:BSD-3-ClauseStargazers:0Issues:0Issues:0

CNN-Accelerator-VLSI

Convolutional accelerator kernel, target ASIC & FPGA

Language:VerilogLicense:Apache-2.0Stargazers:0Issues:0Issues:0

DES_Hardware_Accelerator

Hardware acceleration combines the flexibility of general-purpose processors, such as CPUs, with the efficiency of fully customized hardware, such as GPUs and ASICs, increasing efficiency by orders of magnitude when any application is implemented higher up the hierarchy of digital computing systems

Language:SystemVerilogLicense:AFL-3.0Stargazers:0Issues:0Issues:0

DetectHumanFaces

Real time face detection based on Arm Cortex-M3 DesignStart and FPGA

Language:VerilogLicense:MITStargazers:0Issues:0Issues:0

e200_opensource

Deprecated, please go to next generation Ultra-Low Power RISC-V Core https://github.com/riscv-mcu/e203_hbirdv2

Language:VerilogLicense:Apache-2.0Stargazers:0Issues:0Issues:0

e203_hbirdv2

The Ultra-Low Power RISC-V Core

Language:VerilogLicense:Apache-2.0Stargazers:0Issues:0Issues:0
Language:VerilogLicense:Apache-2.0Stargazers:0Issues:0Issues:0

FPGA-proj

FPGA project

Language:VHDLStargazers:0Issues:0Issues:0

FPGA-stereo-Camera-Basys3

Integration of two camera modules to Basys 3 FPGA

Language:VerilogStargazers:0Issues:0Issues:0

FPGAandCNN

基于FPGA的数字识别-实时视频处理的定点卷积神经网络实现

Language:VerilogStargazers:0Issues:0Issues:0

GNN-ARCH

[ASAP 2020; FPGA 2020] Hardware architecture to accelerate GNNs (common IP modules for minibatch training and full batch inference)

Language:VerilogStargazers:0Issues:0Issues:0

Hand-Writing-Digital-Recognization-Based-on-FPGA

Hand Writing Digital Recognization Based on FPGA, we desiged a SoC embeded a Cortex M3 core and other peripherals,this SoC run a CNN. The SoC worked not bad in the end the success rate up to 90%。.

Language:VerilogStargazers:0Issues:0Issues:0

Hardware-Accelerated-Video-Compression-using-DCT

Individual Contributions to my team's CPEN 391 final project. I developed the video frame capture system for the D8M, created Avalon slaves for hardware-software interfacing and the DCT hardware accelerator

Language:VerilogStargazers:0Issues:0Issues:0

hero

Heterogeneous Research Platform (HERO) for exploration of heterogeneous computers consisting of programmable many-core accelerators and an application-class host CPU, including full-stack software and hardware.

Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:0Issues:0

ImageStitchBasedOnFPGA

七路图像在FPGA中实现拼接,代码会不断添加进来。

Language:VerilogStargazers:0Issues:0Issues:0

MVU

Neural Network accelerator powered by MVUs and RISC-V.

Language:VerilogLicense:MITStargazers:0Issues:0Issues:0

NutShellTeam

果壳处理器研究小组(Topic:基于RISCV64果核处理器的卷积神经网络加速器研究)

Language:VerilogStargazers:0Issues:0Issues:0

pito_riscv

A Barrel design of RV32I

Language:SystemVerilogLicense:MITStargazers:0Issues:0Issues:0

tinyriscv

A very simple and easy to understand RISC-V core.

Language:CLicense:Apache-2.0Stargazers:0Issues:0Issues:0

USTC-RVSoC

An FPGA-based RISC-V CPU+SoC with a simple and extensible peripheral bus. 基于FPGA的RISC-V CPU+SoC,包含一个简单且可扩展的外设总线。

Language:SystemVerilogStargazers:0Issues:0Issues:0

VexRiscv

A FPGA friendly 32 bit RISC-V CPU implementation

Language:AssemblyLicense:MITStargazers:0Issues:0Issues:0

wujian100_open

IC design and development should be faster,simpler and more reliable

Language:VerilogLicense:MITStargazers:0Issues:0Issues:0
Language:SystemVerilogStargazers:0Issues:0Issues:0

yolov2_xilinx_fpga

A demo for accelerating YOLOv2 in xilinx's fpga pynq/zedboard

Language:CLicense:MITStargazers:0Issues:0Issues:0

zjzkff

Config files for my GitHub profile.

Stargazers:0Issues:1Issues:0
Language:HTMLStargazers:0Issues:1Issues:0