Mohamed Tarek's repositories

ASIC_implementation_of_PULPino_SoC

My Graduation Project for BSc of Engineering Ain Shams Uni which is ASIC implementation of PULPino SoC based on the cv32e40p (RISCY) core sponserd by ICpedia using Synopsys tools

Language:VerilogStargazers:3Issues:1Issues:0

IEEECUSB_Electronics_23_FinalProject

This is a documentation for the final project of IEEE CUSB 23 Digital Electonics Workshop, the project was FPGA implemented

Language:VerilogStargazers:3Issues:1Issues:0

My_Verification_work

A repo for my System Verilog testbenches with test benches for UART, I2C, SPI, FIFOs and Bus protocols like AMBA, AHB and WISHBONE

Language:SystemVerilogStargazers:3Issues:0Issues:0

4_Channel_Logic_Analyzer

FPGA based Logic analyzer designed then FPGA implemented on ALTERA cyclone IV FPGA

Language:VerilogStargazers:2Issues:1Issues:0

ASICs_Design_Diploma

RTL to GDSII flow of a low Power configurable multi clock digital system

Language:VerilogStargazers:2Issues:1Issues:0

DSP_Custom_AXI_IPs

Work under progress.

Language:SystemVerilogStargazers:2Issues:0Issues:0

SPI_Memory_interface

The RTL for an SPI slave memory interface

Language:VerilogStargazers:2Issues:0Issues:0

555-watch

digital watch based on 555 timer IC and 7447 decoder 74160 BCD counter and 7 segment dispalys

Stargazers:0Issues:0Issues:0

ASU-ICL-Low-Cost-Brucella-Sensing-Solution

EIS based solution for sensing Brucella in milk based on ESP32 low cost MCU with MATLAB in the loop affiliated with Ain Shams University IC lab supervised by professor Hani Fikry

Language:MATLABStargazers:0Issues:1Issues:0
Stargazers:0Issues:1Issues:0
Language:CStargazers:0Issues:0Issues:0

ODE_solver_NIOS_II

NIOS II controlled hardware ODE solver implemented on Cyclone IV FPGA

Language:VerilogStargazers:0Issues:0Issues:0

The-drone

A repository for a quadcopter project

Language:C++License:GPL-3.0Stargazers:0Issues:0Issues:0