liusw-v

liusw-v

Geek Repo

Github PK Tool:Github PK Tool

liusw-v's repositories

axi-crossbar

An AXI4 crossbar implementation in SystemVerilog

Language:SystemVerilogLicense:MITStargazers:0Issues:0Issues:0

CHARM

CHARM: Composing Heterogeneous Accelerators for Matrix Multiply on Versal ACAP Architecture (Full Paper accepted to FPGA2023!)

Language:C++License:MITStargazers:0Issues:0Issues:0

cv32e40p

CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform

Language:SystemVerilogLicense:NOASSERTIONStargazers:0Issues:0Issues:0

gemm_hls

Scalable systolic array-based matrix-matrix multiplication implemented in Vivado HLS for Xilinx FPGAs.

Language:C++License:BSD-3-ClauseStargazers:0Issues:0Issues:0

High-Level-Synthesis-Flow-on-Zynq-using-Vivado-HLS

This course provides professors with an understanding of high-level synthesis design methodologies necessary to develop digital systems using Vivado HLS. Now under 2018.2 version.

Language:HTMLStargazers:0Issues:0Issues:0
Stargazers:0Issues:1Issues:0

LC-3

An implementation of the LC-3 architecture in VHDL, as described in the book "Introduction to Computing Systems by P&P".

Language:VHDLLicense:GPL-3.0Stargazers:0Issues:0Issues:0
Stargazers:0Issues:1Issues:0

PyTorch-Pretrained-ViT

Vision Transformer (ViT) in PyTorch

Language:PythonStargazers:0Issues:0Issues:0

SkrSkr

The second place winner for DAC-SDC 2020

Language:TclLicense:NOASSERTIONStargazers:0Issues:0Issues:0
License:NOASSERTIONStargazers:0Issues:0Issues:0

trans-fat

An FPGA Accelerator for Transformer Inference

Stargazers:0Issues:0Issues:0

transformer_core

a student trainning project for HLS and transformer

Language:C++Stargazers:0Issues:0Issues:0

ViTCoD

[HPCA 2023] ViTCoD: Vision Transformer Acceleration via Dedicated Algorithm and Accelerator Co-Design

Language:PythonLicense:Apache-2.0Stargazers:0Issues:0Issues:0
Stargazers:0Issues:0Issues:0

zipcpu

A small, light weight, RISC CPU soft core

Stargazers:0Issues:0Issues:0