rsmarinho / avsdpll_1v8

8x PLL Clock Multiplier IP with an input frequency range of 5Mhz to 12.5Mhz and output frequency range of 40Mhz to 100Mhz, giving a 8x multiplied clock at ~50% duty cycle on tt corner at room temperature.

Geek Repo:Geek Repo

Github PK Tool:Github PK Tool

rsmarinho/avsdpll_1v8 Issues

No issues in this repository yet.